

#### **Ehong Technology Co.,Ltd**

# EH-MA41

Transmit Data Module Data Sheet EH-20170301-DS Rev2.2











#### Bluetooth Radio

- Fully embedded Bluetooth® v2.1+EDR
- ClassII module
- TX power +4dbm,-84dbm RX sensitivity
- 128-bit encryption security
- Range up to 10m
- Integrated PCB antenna
- Multipoint capability (7devices connected at the same time)

#### Support Profiles

- SPP (Master and slave)
- iAP (ipod accessory protocol)
- HID (Slave)

#### User Interface

- Send AT command over UART
- Firmware upgrade over USB
- With SPP service active: 560kbps transmission speed (UART)
- PCM interface
- I2C interface(Master )

#### General I/O

- 10 general purpose I/Os
- 2 analogue I/O
- FCC ,RED,RoHs and Bluetooth® qualified
- Single voltage supply: 2.7-3.6V typical
- Small form factor: 25.8 x 13.4 x 2.2mm
- Operating temperature range: -40 °C to 85 °C

Mar 1, 2017



#### **VERSION HISTORY**

| Version | Comment                            |
|---------|------------------------------------|
| V1.0    | Current consumption added          |
| V1.1    | Certification information updated. |
| V1.2    | Update packing information         |
| V1.3    | Update contact list                |
| V2.0    | Update Bluetooth Ver               |
| V2.1    | Update product code                |
| V2.2    | Addition Version History           |
|         |                                    |

#### Confidential and Proprietary – Ehong Technology Co.,Ltd

**NO PUBLIC DISCLOSURE PERMITTED:** Please report postings of this document on public servers or websites to: DCC@ehonglink.com

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Ehong Technology Co.,Ltd or its affiliated companies without the express approval of Ehong Configuration Management.

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Ehong Technology Co.,Ltd.

This Bluetooth trademark is owned by the Bluetooth SIG Inc., USA and is licensed to Ehong Technologies. All other trademarks listed herein are owned by their respective owners.

© 2016 Ehong Technology Co.,Ltd. All rights reserved.



# 1. Contents

| 1.         | De                 | Description                                 |    |  |  |  |  |
|------------|--------------------|---------------------------------------------|----|--|--|--|--|
| 2.         | Application        |                                             |    |  |  |  |  |
| 3.         | FH                 | EH-MA41 Product numbering5                  |    |  |  |  |  |
|            |                    | · · · · · · · · · · · · · · · · · · ·       |    |  |  |  |  |
| 4.         | Ele                | ectrical Characteristic                     | 6  |  |  |  |  |
| 2          | l.1.               | Recommend operation conditions              | 6  |  |  |  |  |
| 4          | 1.2.               | Absolute Maximum Rating                     | 6  |  |  |  |  |
| 2          | 1.3.               | Power consumptions                          | 6  |  |  |  |  |
| 4          | 1.4.<br>4.4<br>4.4 |                                             | 7  |  |  |  |  |
| 5.         | Pir                | nout and Terminal Description               | 8  |  |  |  |  |
| 5          | 5.1.               | Pin assignment                              | 8  |  |  |  |  |
| 6.         | Ph                 | ysical Interfaces                           | 10 |  |  |  |  |
| a          | S.1.               | Power Supply PCB Design                     | 10 |  |  |  |  |
|            |                    | Reset                                       |    |  |  |  |  |
| 6.2. Reset |                    |                                             |    |  |  |  |  |
|            | 6.4.               | AIO                                         |    |  |  |  |  |
|            | 6.4.<br>6.5.       | UART                                        |    |  |  |  |  |
|            | 5.6.<br>5.6.       | I2C Master                                  |    |  |  |  |  |
| Ċ          |                    | 6.1. Apple iOS CP reference design          |    |  |  |  |  |
| 6          | 6.7.               |                                             |    |  |  |  |  |
|            | 6.7                |                                             |    |  |  |  |  |
|            | 6.7                | - <b>9 - -</b>                              |    |  |  |  |  |
|            | 6.7<br>6.7         | ,                                           |    |  |  |  |  |
|            | 6.7                | ·                                           |    |  |  |  |  |
|            | 6.7                |                                             |    |  |  |  |  |
|            | 6.7                |                                             |    |  |  |  |  |
|            | 6.7                | 7.8. PCM Timing Information                 | 16 |  |  |  |  |
| 6          | 8.8.               | USB                                         | 20 |  |  |  |  |
| 7.         | ΕH                 | I-MA41 Reference Design                     | 21 |  |  |  |  |
| 8.         | Me                 | echanical and PCB Footprint Characteristics | 21 |  |  |  |  |
| 9.         | RF                 | Layout Guidelines                           | 22 |  |  |  |  |
| 10         |                    | Idering Recommendations                     |    |  |  |  |  |
|            |                    |                                             |    |  |  |  |  |
| 11         | Pa                 | ckina                                       | 23 |  |  |  |  |



| 12.1. BQB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 12. Certification                                         | 23 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----|
| 12.3. RED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 12.1. BQB                                                 | 23 |
| 12.3. RED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 12.2. FCC                                                 | 23 |
| 12.4. ROHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                           |    |
| 13. Contact Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                           |    |
| TABLE 1: RECOMMENDED OPERATING CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                           |    |
| TABLE 1: RECOMMENDED OPERATING CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2 Table of Tables                                         |    |
| TABLE 2: ABSOLUTE MAXIMUM RATING RECOMMENDED OPERATING CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                           |    |
| TABLE 3: POWER CONSUMPTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                           |    |
| TABLE 4: DIGITAL TERMINAL         7           TABLE 5: USB TERMINAL         7           TABLE 6: PIN TERMINAL DESCRIPTION.         9           TABLE 7: PIN STATUS ON RESET         10           TABLE 8: POSSIBLE UART SETTINGS         11           TABLE 9: PCM MASTER TIMING         17           TABLE 10: PCM SLAVE TIMING         18           TABLE 11: USB INTERFACE COMPONENT VALUES         20     **TABLE 11: PINOUT OF EH-MA41 (TOP VIEW)  **FIGURE 2: POWER SUPPLY PCB DESIGN         10           FIGURE 3: CONNECTION TO HOST DEVICE         11           FIGURE 3: CONNECTION TO HOST DEVICE         11           FIGURE 4: EXAMPLE EEPROM CONNECTION WITH 12C INTERFACE         12           FIGURE 5: APPLE CO-PROCESSOR 2.0C         12           FIGURE 6: CONFIGURED PCM AS A MASTER         13           FIGURE 7: CONFIGURED PCM AS A MASTER         13           FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)         14           FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)         14           FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES         15           FIGURE 11: GID INTERFACE         15           FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC         15           FIGURE 13: PCM MASTER TIMING SHORT FRAME SYNC         17           F |                                                           |    |
| TABLE 5: USB TERMINAL       7         TABLE 6: PIN TERMINAL DESCRIPTION.       9         TABLE 7: PIN STATUS ON RESET.       10         TABLE 8: PIN STATUS ON RESET.       11         TABLE 9: PCM MASTER TIMING       11         TABLE 10: PCM SLAVE TIMING       17         TABLE 11: USB INTERFACE COMPONENT VALUES       20     **TABLE 11: USB INTERFACE COMPONENT VALUES       8         FIGURE 1: PINOUT OF EH-MA41 (TOP VIEW)       8         FIGURE 2: POWER SUPPLY PCB DESIGN       10         FIGURE 3: CONNECTION TO HOST DEVICE       11         FIGURE 4: EXAMPLE EEPROM CONNECTION WITH 12C INTERFACE       12         FIGURE 5: APPLE CO-PROCESSOR 2:0C       12         FIGURE 6: CONFIGURED PCM AS A MASTER       13         FIGURE 7: CONFIGURED PCM AS A MASTER       13         FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18                                                     |                                                           |    |
| TABLE 7: PIN STATUS ON RESET       10         TABLE 8: POSSIBLE UART SETTINGS       11         TABLE 9: PCM MASTER TIMING       17         TABLE 10: PCM SLAVE TIMING       18         TABLE 11: USB INTERFACE COMPONENT VALUES       20     **TABLE 11: USB INTERFACE COMPONENT VALUES       20         **TABLE 11: PINOUT OF EH-MA41 (TOP VIEW)       8         FIGURE 2: POWER SUPPLY PCB DESIGN       10         FIGURE 3: CONNECTION TO HOST DEVICE       11         FIGURE 3: APPLE CO-PROCESSOR 2.0C       12         FIGURE 5: APPLE CO-PROCESSOR 2.0C       12         FIGURE 6: CONFIGURED PCM AS A MASTER       13         FIGURE 7: CONFIGURED PCM AS A SLAVE       13         FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 15: PCM SLAVE TIMING LONG FRAME SYNC       17         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC                                               | TABLE 5: USB TERMINAL                                     | 7  |
| TABLE 8: POSSIBLE UART SETTINGS       11         TABLE 9: PCM MASTER TIMING       17         TABLE 10: PCM SLAVE TIMING       18         TABLE 11: USB INTERFACE COMPONENT VALUES       20     **TABLE 11: USB INTERFACE COMPONENT VALUES       20         **TABLE 1: PINOUT OF EH-MA41 (TOP VIEW)       8         FIGURE 2: POWER SUPPLY PCB DESIGN       10         FIGURE 3: CONNECTION TO HOST DEVICE       11         FIGURE 4: EXAMPLE EEPROM CONNECTION WITH I2C INTERFACE       12         FIGURE 5: APPLE CO-PROCESSOR 2.0C       12         FIGURE 6: CONFIGURED PCM AS A MASTER       13         FIGURE 7: CONFIGURED PCM AS A SLAVE       14         FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 17 WO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       17         FIGURE 15: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CON                               |                                                           |    |
| TABLE 9: PCM MASTER TIMING       17         TABLE 10: PCM SLAVE TIMING       18         TABLE 11: USB INTERFACE COMPONENT VALUES       20         3. Table of Figures         FIGURE 1: PINOUT OF EH-MA41 (TOP VIEW)       8         FIGURE 2: POWER SUPPLY PCB DESIGN       10         FIGURE 3: CONNECTION TO HOST DEVICE       11         FIGURE 4: EXAMPLE EEPROM CONNECTION WITH I2C INTERFACE       12         FIGURE 5: APPLE CO-PROCESSOR 2.0C       12         FIGURE 6: CONFIGURED PCM AS A MASTER       13         FIGURE 7: CONFIGURED PCM AS A SLAVE       14         FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING SHORT FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       20         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION):0.02MM)TOP VIEW                      |                                                           |    |
| TABLE 10: PCM SLAVE TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                           |    |
| Table of Figures   20   3. Table of Figures   8   5   5   5   5   5   5   5   5   5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                           |    |
| FIGURE 1: PINOUT OF EH-MA41 (TOP VIEW)         8           FIGURE 2: POWER SUPPLY PCB DESIGN         10           FIGURE 3: CONNECTION TO HOST DEVICE         11           FIGURE 4: EXAMPLE EEPROM CONNECTION WITH I2C INTERFACE         12           FIGURE 5: APPLE CO-PROCESSOR 2.0C         12           FIGURE 6: CONFIGURED PCM AS A MASTER         13           FIGURE 7: CONFIGURED PCM AS A SLAVE         14           FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)         14           FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)         14           FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES         15           FIGURE 11: GCI INTERFACE         15           FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS         16           FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC         17           FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC         17           FIGURE 15: PCM SLAVE TIMING SHORT FRAME SYNC         18           FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC         19           FIGURE 17: USB CONNECTIONS         20           FIGURE 18: REFERENCE DESIGN         21           FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION: 0.02MM)TOP VIEW         21                                                    |                                                           |    |
| FIGURE 2: POWER SUPPLY PCB DESIGN       10         FIGURE 3: CONNECTION TO HOST DEVICE       11         FIGURE 4: EXAMPLE EEPROM CONNECTION WITH I2C INTERFACE       12         FIGURE 5: APPLE CO-PROCESSOR 2.0C       12         FIGURE 6: CONFIGURED PCM AS A MASTER       13         FIGURE 7: CONFIGURED PCM AS A SLAVE       14         FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       21         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION: 0.02MM)TOP VIEW       21                                                                                                                                                                                                                                                   | 3. Table of Figures FIGURE 1: PINOUT OF EH-MA41(TOP VIEW) | 8  |
| FIGURE 4: EXAMPLE EEPROM CONNECTION WITH I2C INTERFACE       12         FIGURE 5: APPLE CO-PROCESSOR 2.0C       12         FIGURE 6: CONFIGURED PCM AS A MASTER       13         FIGURE 7: CONFIGURED PCM AS A SLAVE       14         FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       21         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION:0.02MM)TOP VIEW       21                                                                                                                                                                                                                                                                                              |                                                           |    |
| FIGURE 5: APPLE CO-PROCESSOR 2.0C       12         FIGURE 6: CONFIGURED PCM AS A MASTER.       13         FIGURE 7: CONFIGURED PCM AS A SLAVE       14         FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       21         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION:0.02MM)TOP VIEW       21                                                                                                                                                                                                                                                                                                                                                                     |                                                           |    |
| FIGURE 6: CONFIGURED PCM AS A MASTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                           |    |
| FIGURE 7: CONFIGURED PCM AS A SLAVE       14         FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING LONG FRAME SYNC       19         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       21         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION:0.02MM)TOP VIEW       21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                           |    |
| FIGURE 8: LONG FRAME SYNC (SHOWN WITH 8-BIT COMPANDED SAMPLE)       14         FIGURE 9: SHORT FRAME SYNC (SHOWN WITH 16-BIT SAMPLE)       14         FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING LONG FRAME SYNC       19         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       21         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION:0.02MM)TOP VIEW       21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                           |    |
| FIGURE 10: MULTI-SLOT OPERATION WITH TWO SLOTS AND 8-BIT COMPANIED SAMPLES       15         FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING LONG FRAME SYNC       19         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       21         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION:0.02MM)TOP VIEW       21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                           |    |
| FIGURE 11: GCI INTERFACE       15         FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS       16         FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING LONG FRAME SYNC       19         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       21         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION:0.02MM)TOP VIEW       21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                           |    |
| FIGURE 12: 16-BIT SLOT LENGTH AND SAMPLE FORMATS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                           |    |
| FIGURE 13: PCM MASTER TIMING LONG FRAME SYNC       17         FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC       18         FIGURE 15: PCM SLAVE TIMING LONG FRAME SYNC       19         FIGURE 16: PCM SLAVE TIMING SHORT FRAME SYNC       19         FIGURE 17: USB CONNECTIONS       20         FIGURE 18: REFERENCE DESIGN       21         FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION:0.02MM)TOP VIEW       21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | THOUSE THE GOT WITERLY NOT THE                            |    |
| FIGURE 14: PCM MASTER TIMING SHORT FRAME SYNC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                           |    |
| FIGURE 15: PCM SLAVE TIMING LONG FRAME SYNC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                           |    |
| FIGURE 17: USB CONNECTIONS         20           FIGURE 18: REFERENCE DESIGN         21           FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION:0.02MM)TOP VIEW         21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | FIGURE 15: PCM SLAVE TIMING LONG FRAME SYNC               | 19 |
| FIGURE 18: REFERENCE DESIGN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                           |    |
| FIGURE 19: RECOMMENDED PCB MOUNTING PATTERN (UNIT: MM, DEVIATION: 0.02MM) TOP VIEW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                           |    |
| ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                           |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ,                                                         | ,  |



# 1. Description

The EH-MA41 is an easy to use Bluetooth module, compliant with Bluetooth v2.1+EDR. The module provides complete RF platform in a small form factor.

The EH-MA41 enables electronic devices with wireless connectivity, not requiring any RF experience or expertise for integration into the final product. The EH-MA41 module, being a certified solution, optimizes the time to market of the final application.

The module is designed for maximum performance in a minimal space including fast speed UART and 10 general purpose I/O lines, 2 analogue I/O lines, several serial interface options, and up to 600 kbps transmission speed with SPP service active, 200 kbps with iAP service active.

The module is internal antenna and 26MHz crystal. Embedded Bluetooth AT command firmware is a friendly interface, Support different Bluetooth profiles, such as SPP, HID, iAP and etc. iAP over Bluetooth using apple's authentication coprocessor.

Customers using the Apple authentication IC must register as developers, to become an Apple certified MFI member. License fees may apply, for additional information visit: http://developer.apple.com/programs/which-program/index.html.

Certified MFI developers developing electronic accessories that connect to an iPod<sup>®</sup>, iPhone<sup>®</sup>, and iPad<sup>®</sup> can gain access to technical documentation, hardware components, technical support and certification logos.

Customized firmware for peripheral device interaction, power optimization, security, and other proprietary features may be supported and can be ordered pre-loaded and configured.

# 2. Application

- Serial cable replacement
- M2M industrial control
- Service diagnostics
- Data acquisition equipment
- Machine controls
- Sensor monitoring
- · Security systems
- Mobile health.

# 3. EH-MA41 Product numbering

# EH-MA41

A. EH ------ Company Name(EHong)
B. MA41 ----- Module Name



## 4. Electrical Characteristic

# 4.1. Recommend operation conditions

| Operating Condition         | Min  | Typical | Max   | Unit |
|-----------------------------|------|---------|-------|------|
| Operating Temperature Range | -40  | -       | +85   | °C   |
| Supply Voltage              | +2.7 | +3.3    | +3.7  | V    |
| AIO Voltage                 | -    | -       | 1.8   | V    |
| PIO Voltage                 | +2.7 | 3.3     | +3.7  | V    |
| RF frequency                | 2400 | 2441    | 24800 | MHz  |

Table 1: Recommended Operating Conditions

# 4.2. Absolute Maximum Rating

| Rating                            | Min  | Max     | Unit |
|-----------------------------------|------|---------|------|
| Storage Temperature Range         | -40  | +120    | °C   |
| PIO Voltage                       | -0.4 | +3.7    | V    |
| AIO Voltage                       | -0.4 | 1.8     | V    |
| VDD Voltage                       | -0.4 | +3.7    | V    |
| Other Terminal Voltages except RF | -0.4 | VDD+0.4 | V    |

Table 2: Absolute Maximum Rating Recommended Operating Conditions

# 4.3. Power consumptions

| Operating Condition                                         | Min  | Typical | Max | Unit |
|-------------------------------------------------------------|------|---------|-----|------|
| Standby, without deep sleep                                 | 1.23 | 1.77    | -   | mA   |
| Standby, with deep sleep                                    | 0.02 | 0.28    | -   | mA   |
| Inquiry window time (b)                                     | -    | -       | 40  | mA   |
| Connected (Deep sleep disable, sniff <sup>(a)</sup> enable) | 1.23 | 3       | 8   | mA   |
| Connected (Deep sleep on, sniff <sup>(a)</sup> enable)      | 0.02 | 1.5     | 8   | mA   |
| Connected with data transfer                                | 3    | 15      | 20  | mA   |

Table 3: Power consumptions

**Note:** Power consumption depends on the firmware used. Typical values are shown in the table. <sup>(a)</sup>Sniff mode ----- In Sniff mode, the duty cycle of the slave's activity in the piconet may be reduced. If a slave is in active mode on an ACL logical transport, it shall listen in every ACL slot to the master traffic, unless that link is being treated as a scatter net link or is absent due to hold mode. With sniff mode, the



time slots when a slave is listening are reduced, so the master shall only transmit to a slave in specified time slots. The sniff anchor points are spaced regularly with an interval of Tsniff.

(b) Radio on(Inquiry)----Search time is 22 seconds

## 4.4. Input/output Terminal Characteristics

### 4.4.1. Digital Terminals

| Supply Voltage Levels                                             | Min     | Typical | Max     | Unit |
|-------------------------------------------------------------------|---------|---------|---------|------|
| Input Voltage Levels                                              |         |         |         |      |
| V <sub>IL</sub> input logic level low                             | -0.4    | -       | +0.8    | V    |
| V <sub>IH</sub> input logic level high                            | 0.7VDD  | -       | VDD+0.4 | V    |
| Output Voltage Levels                                             |         |         |         |      |
| V <sub>OL</sub> output logic level low, l <sub>OL</sub> = 4.0mA   | -       | -       | 0.2     | V    |
| V <sub>OH</sub> output logic level high, I <sub>OH</sub> = -4.0mA | VDD-0.2 | -       | -       | V    |
| Input and Tri-state Current                                       |         |         |         |      |
| Strong pull-up                                                    | -100    | -40     | -10     | μΑ   |
| Strong pull-down                                                  | 10      | 40      | 100     | μΑ   |
| Weak pull-up                                                      | -5      | -1.0    | -0.2    | μΑ   |
| Weak pull-down                                                    | 0.2     | +1.0    | 5.0     | μΑ   |
| I/O pad leakage current                                           | -1      | 0       | +1      | μΑ   |
| C <sub>I</sub> Input Capacitance                                  | 1.0     | -       | 5.0     | pF   |

Table 4: Digital Terminal

#### 4.4.2. USB

| USB Terminals                                           | Min    | Typical | Max    | Unit |  |
|---------------------------------------------------------|--------|---------|--------|------|--|
| Input Threshold                                         |        |         |        |      |  |
| V <sub>IL</sub> input logic level low                   | -      | -       | 0.3VDD | V    |  |
| V <sub>IH</sub> input logic level high                  | 0.7VDD | -       | -      | V    |  |
| Input Leakage Current                                   |        |         |        |      |  |
| GND < VIN < VDD <sup>(a)</sup>                          | -1     | 1       | 5      | μA   |  |
| C <sub>I</sub> Input capacitance                        | 2.5    | -       | 10.0   | pF   |  |
| Output Voltage Levels to Correctly Terminated USB Cable |        |         |        |      |  |
| V <sub>OL</sub> output logic level low                  | 0.0    | -       | 0.2    | V    |  |
| V <sub>OH</sub> output logic level high                 | 2.8    | -       | VDD    | V    |  |

Table 5: USB Terminal

(a) Internal USB pull-up disable



# 5. Pinout and Terminal Description

# 5.1. Pin assignment



Figure 1: Pinout of EH-MA41(Top view)

| Pin | Symbol   | I/O Type                                                        | Description                                                            |
|-----|----------|-----------------------------------------------------------------|------------------------------------------------------------------------|
| 1   | AIO1     | Bi-directional                                                  | Programmable input/output line                                         |
| 2   | GND      | Ground                                                          | Ground                                                                 |
| 3   | SPI_MOSI | CMOS input, with weak internal pull-down                        | Serial Peripheral Interface data input                                 |
| 4   | PIO6     | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                                         |
| 5   | PIO7     | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                                         |
| 6   | RESETB   | CMOS input with weak internal pull-up                           | Reset if low. Input denounced so must be low for >5ms to cause a reset |
| 7   | SPI_CLK  | input with weak internal pull-<br>down                          | Serial Peripheral Interface clock                                      |
| 8   | PCM_CLK  | Bi-directional with weak internal pull-down                     | Synchronous Data Clock                                                 |
| 9   | PCM_SYNC | Bi-directional with weak internal pull-down                     | Synchronous Data Sync                                                  |



| 10 | PCM_IN   | CMOS Input, with weak internal                                  | Synchronous Data Input                                       |
|----|----------|-----------------------------------------------------------------|--------------------------------------------------------------|
| 10 |          | pull-down                                                       |                                                              |
| 11 | PCM_OUT  | CMOS output, tristate, with weak internal pull-down             | Synchronous Data Output                                      |
| 12 | VDD_3V3  | 3V3 power input                                                 | 3V3 power input                                              |
| 13 | GND      | Ground                                                          | Ground                                                       |
| 14 | GND      | Ground                                                          | Ground                                                       |
| 15 | PIO11    | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                               |
| 16 | PIO10    | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                               |
| 17 | PIO9     | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                               |
| 18 | PIO8     | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                               |
| 19 | GND      | Ground                                                          | Ground                                                       |
| 20 | UART_RXD | CMOS input with weak internal pull-down                         | UART data input                                              |
| 21 | UART_TXD | CMOS output, tristate, with weak internal pull-up               | UART data output                                             |
| 22 | UART_RTS | CMOS output, tri-state, with weak internal pull-up              | UART request to send active low                              |
| 23 | UART_CTS | CMOS input with weak internal pull-down                         | UART clear to send active low                                |
| 24 | USB_D+   | Bi-directional                                                  | USB data plus with selectable internal 1.5K pull-up resistor |
| 25 | USB_D-   | Bi-directional                                                  | USB data minus                                               |
| 26 | PIO2     | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                               |
| 27 | PIO3     | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                               |
| 28 | PIO5     | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                               |
| 29 | PIO4     | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line                               |
| 30 | SPI_CSB  | CMOS input with weak internal pull-up                           | Chip select for Synchronous Serial Interface active low      |
| 31 | SPI_MISO | CMOS output, tri-state, with weak internal pull-down            | Serial Peripheral Interface data output                      |
| 32 | AIO0     | Bi-directional                                                  | Programmable input/output line                               |

Table 6: PIN Terminal Description



# 6. Physical Interfaces

# 6.1. Power Supply PCB Design

- ♦ The module DC3.3V power input
- ♦ Power supply pin connection capacitor to chip and pin as far as possible close
- Capacitor decouples power to the chip
- Capacitor prevents noise coupling back to power plane



Figure 2: Power Supply PCB Design

#### 6.2. Reset

The module may be reset from several sources: RESETB pin, power-on reset, a UART break character or via software configured watchdog timer.

The RESETB pin is an active low reset and is internally filtered using the internal low frequency clock oscillator. A reset will be performed between 1.5 and 4.0ms following RESETB being active. It is recommended that RESETB be applied for a period greater than 5ms.

| Pin Name / Group | Pin Status on Reset                |
|------------------|------------------------------------|
| PIOs             | Input with weak pull-down          |
| AlOs             | Output, driving low                |
| PCM_OUT          | Tristated with weak pull-down      |
| PCM_IN           | Input with weak pull-down          |
| PCM_SYNC         | Input with weak pull-down          |
| PCM_CLK          | PD                                 |
| UART_TX          | Output tristated with weak pull-up |
| UART_RX          | Input with weak pull-down          |
| UART_RTS         | Output tristaed with weak pull-up  |
| UART_CTS         | Input with weak pull-down          |
| USB_DP           | Input with weak pull-down          |
| USB_DN           | Input with weak pull-down          |
| SPI_CSB          | Input with weak pull-up            |
| SPI_CLK          | Input with weak pull-down          |
| SPI_MOSI         | Input with weak pull-down          |
| SPI_MISO         | Tristated with weak pull-down      |
| RESETB           | Input with weak pull-up            |

Table 7: Pin Status on Reset



#### 6.3. PIO

EH-MA41 has a total of 10 digital programmable I/O terminals. They are powered from VDD (3.3V). Their functions depend on firmware running on the device. PIO lines can be configured through software to have either weak or strong pull-ups or pull-downs.

**Note:** All PIO lines are configured as inputs with weak pull-downs at reset. Any of the PIO lines can be configured as interrupt request lines or as wake-up lines from sleep modes.

#### 6.4. AIO

EH-MA41 has 2 analogue I/O terminals. Their functions depend on software. Typically ADC functions can be configured to battery voltage measurement. They can also be used as a digital PIO.

#### 6.5. **UART**

This is a standard UART interface for communicating with other serial devices. The UART interface provides a simple mechanism for communicating with other serial devices using the RS232 protocol.

The UART CTS and RTS signals can be used to implement RS232 hardware flow control where both are active low indicators.

| Parar     | neter       | Possible Values      |
|-----------|-------------|----------------------|
| Baud Rate | Minimum     | 1200 baud (≤2%Error) |
|           |             | 9600 baud (≤1%Error) |
|           | Maximum     | 3M baud (≤1%Error)   |
| Flow C    | Control     | RTS/CTS or None      |
| Pa        | rity        | None, Odd or Even    |
| Number of | f Stop Bits | 1 or 2               |
| Bits pe   | er Byte     | 8                    |

Table 8: Possible UART Settings



Figure 3: Connection To Host device



#### 6.6. I2C Master

PIO6, PIO7 and PIO8 can be used to form a master  $I^2C$  interface. The interface is formed using software to drive these lines. It is suited only to relatively slow functions such as driving a LCD, keyboard scanner or EEPROM. In the case, PIO lines need to be pulled up through 2.2K $\Omega$ .



Figure 4: Example EEPROM Connection with I2C Interface

#### 6.6.1. Apple iOS CP reference design

The figures below give an indicative overview of what the hardware concept looks like. A specific MFI co-processor layout is available for licensed MFI developers from the MFI program.



Figure 5: Apple Co-processor 2.0C

#### 6.7. PCM interface

PCM is a standard method used to digitize audio (particularly voice) for transmission over digital communication channels. Through its PCM interface, the module has hardware support for continual transmission and reception of PCM data, thus reducing processor overhead for



applications. The module offers a bi-directional digital audio interface that routes directly into the baseband layer of the on-chip firmware. It does not pass through the HCI protocol layer.

Hardware on the module allows the data to be sent to and received from a SCO connection. Up to three SCO connections can be supported by the PCM interface at any one time.

The module can operate as the PCM interface master generating an output clock of 128, 256 or 512kHz. When configured as PCM interface slave, it can operate with an input clock up to 2048kHz. The module is compatible with a variety of clock formats, including Long Frame Sync, Short Frame Sync and GCI timing environments.

It supports 13-bit or 16-bit linear, 8-bit  $\mu$ -law or A-law companied sample formats at 8k samples/s and can receive and transmit on any selection of three of the first four slots following PCM SYNC.

The module interfaces directly to PCM audio devices including the following:

- Qualcomm MSM 3000 series and MSM 5000 series CDMA baseband devices
- OKI MSM7705 four channels A-law and μ-law CODEC
- Motorola MC145481 8-bit A-law and μ-law CODEC
- Motorola MC145483 13-bit linear CODEC
- STW 5093 and 5094 14-bit linear CODECs
- The module is also compatible with the Motorola SSI™ interface.

#### 6.7.1. PCM Interface Master/Slave

When PCM is configured as a master, the module generates PCM CLK and PCM SYNC.



Figure 6: Configured PCM as a Master

When PCM is configured as the slave, the module accepts PCM\_CLK rates up to 2048kHz.





Figure 7: Configured PCM as a Slave

#### 6.7.2. Long Frame Sync

Long Frame Sync is the name given to a clocking format that controls the transfer of PCM data words or samples. In Long Frame Sync, the rising edge of PCM\_SYNC indicates the start of the PCM word. When the module is configured as PCM master, generating PCM\_SYNC and PCM\_CLK, then PCM\_SYNC is 8-bits long. When the module is configured as PCM Slave, PCM\_SYNC may be from two consecutive falling edges of PCM\_CLK to half the PCM\_SYNC rate, i.e., 62.5µs long.



Figure 8: Long Frame Sync (Shown with 8-bit Companded Sample)

### 6.7.3. Short Frame Sync

In Short Frame Sync, the falling edge of PCM\_SYNC indicates the start of the PCM word. PCM\_SYNC is always one clock cycle long.



Figure 9: Short Frame Sync (Shown with 16-bit Sample)



As with Long Frame Sync, the module samples PCM\_IN on the falling edge of PCM\_CLK and transmits PCM\_OUT on the rising edge. PCM\_OUT may be configured to be high impedance on the falling edge of PCM\_CLK in the LSB position or on the rising edge.

#### 6.7.4. Multi-slot Operation

More than one SCO connection over the PCM interface is supported using multiple slots. Up to three SCO connections can be carried over any of the first four slots.



Figure 10: Multi-Slot Operation with Two Slots and 8-bit Companied Samples

#### 6.7.5. GCI Interface

The module is compatible with the General Circuit Interface (GCI), a standard synchronous 2B+D ISDN timing interface. The two 64Kbps B channels can be accessed when this mode is configured.



Figure 11: GCI Interface

The start of a frame is indicated by the rising edge of PCM\_SYNC and runs at 8kHz. With the module in slave mode, the frequency of PCM\_CLK can be up to 4.096MHz.

### **6.7.6.** Slots and Sample Formats

The module can receive and transmit on any selection of the first four slots following each sync pulse. Slot durations can be either 8 or 16 clock cycles. Durations of 8 clock cycles may only be used with 8-bit sample formats. Durations of 16 clocks may be used with 8-bit, 13-bit or 16-bit sample formats. The module supports 13-bit linear, 16-bit linear and 8-bit  $\mu$ -law or A-law sample formats. The sample rate is 8k samples/s. The bit order may be little or big endian. When 16-bit



slots are used, the 3 or 8 unused bits in each slot may be filled with sign extension, padded with zeros or a programmable 3-bit audio attenuation compatible with some Motorola CODECs.



Figure 12: 16-Bit Slot Length and Sample Formats

### 6.7.7. Additional Features

The module has a mute facility that forces PCM\_OUT to be 0. In master mode, PCM\_SYNC may also be forced to 0 while keeping PCM\_CLK running which some CODECS use to control power down.

#### 6.7.8. PCM Timing Information

| Symbol                            | Parameter          |                                                               | Min                 | Typical | Max | Unit |
|-----------------------------------|--------------------|---------------------------------------------------------------|---------------------|---------|-----|------|
| f <sub>mclk</sub>                 |                    | 4MHz DDS generation. Selection of frequency is                | - 128<br>256<br>512 | 128     | -   | kHz  |
|                                   |                    |                                                               |                     | 256     |     |      |
|                                   | PCL CLK            | programmable.                                                 |                     |         |     |      |
|                                   | Frequency          | 48MHz DDS generation. Selection of frequency is programmable. | 2.9                 |         | -   | kHz  |
|                                   | PCM_SYNC frequency |                                                               | 8                   | -       |     | kHz  |
| t <sub>mclkh</sub> <sup>(a)</sup> | PCM_CLK<br>high    | 4MHz DDS generation                                           | 980                 | -       | -   | ns   |
| t <sub>mclkl</sub> <sup>(a)</sup> | PCM_CLK            | 4MHz DDS                                                      | 730                 | -       |     | ns   |



|                          | low                                         | generation                           |    |   |    |          |
|--------------------------|---------------------------------------------|--------------------------------------|----|---|----|----------|
|                          | PCM_CLK<br>jitter                           | 48MHz DDS generation                 | -  |   | 21 | ns pk-pk |
| t <sub>dmclksynch</sub>  | Delay time from PCM_SYNC high               | PCM_CLK high to gh                   | -  | - | 20 | ns       |
| t <sub>dmclkpout</sub>   | Delay time from valid PCM_OU                | PCM_CLK high to<br>Γ                 | -  | - | 20 | ns       |
| t <sub>dmclklsyncl</sub> |                                             | PCM_CLK low to<br>w (Long Frame Sync | -  | - | 20 | ns       |
| t <sub>dmclkhsyncl</sub> | Delay time from PCM_SYNC lov                | PCM_CLK high to                      | -  | - | 20 | ns       |
| t <sub>dmclklpoutz</sub> | Delay time from PCM_OUT high                | PCM_CLK low to impedance             | -  | - | 20 | ns       |
| t <sub>dmclkhpoutz</sub> | Delay time from PCM_OUT high                | PCM_CLK high to impedance            | -  | - | 20 | ns       |
| t <sub>supinclkl</sub>   | Set-up time for PCM_IN valid to PCM_CLK low |                                      | 30 | - | -  | ns       |
| t <sub>hpinclkl</sub>    | Hold time for PCM_CLK low to PCM_IN invalid |                                      | 10 | - | -  | ns       |

Table 9: PCM Master Timing

(a) Assumes normal system clock operation. Figures will vary during low power modes, when system clock speeds are reduced.



Figure 13: PCM Master Timing Long Frame Sync



Figure 14: PCM Master Timing Short Frame Sync

| Symbol       | Parameter                                                                                            | Min | Typical | Max  | Unit |
|--------------|------------------------------------------------------------------------------------------------------|-----|---------|------|------|
| fsclk        | PCM clock frequency (Slave mode: input)                                                              | 64  | -       | 2048 | kHz  |
| fsclk        | PCM clock frequency (GCI mode)                                                                       | 128 | -       | 4096 | kHz  |
| tsclkl       | PCM_CLK low time                                                                                     | 200 | -       | -    | ns   |
| tsclkh       | PCM_CLK high time                                                                                    | 200 | -       | -    | ns   |
| thsclksynch  | Hold time from PCM_CLK low to PCM_SYNC high                                                          | 30  | -       | -    | ns   |
| tsusclksynch | Set-up time for PCM_SYNC high to PCM_CLK low                                                         | 30  | -       | -    | ns   |
| tdpout       | Delay time from PCM_SYNC or PCM_CLK whichever is later, to valid PCM_OUT data (Long Frame Sync only) | -   | -       | 20   | ns   |
| tdsclkhpout  | Delay time from CLK high to PCM_OUT valid data                                                       | -   | -       | 20   | ns   |
| tdpoutz      | Delay time from PCM_SYNC or PCM_CLK low, whichever is later, to PCM_OUT data line high impedance     | -   | -       | 20   | ns   |
| tsupinsclkl  | Set-up time for PCM_IN valid to CLK low                                                              | 30  | -       | -    | ns   |
| thpinsclkl   | Hold time for PCM_CLK low to PCM_IN invalid                                                          | 30  | -       | -    | ns   |

Table 10: PCM Slave Timing





Figure 15: PCM Slave Timing Long Frame Sync



Figure 16: PCM Slave Timing Short Frame Sync



#### 6.8. USB

This is a full speed (12M bits/s) USB interface for communicating with other compatible digital devices. The module acts as a USB peripheral, responding to request from a master host controller, such as a PC.

The USB interface is capable of driving a USB cable directly. No external USB transceiver is required. The device operates as a USB peripheral, responding to requests from a master host controller such as a PC. Both the OHCI and the UHCI standards are supported. The set of USB endpoints implemented can behave as specified in the USB section of the Bluetooth specification v2.1+EDR or alternatively can appear as a set of endpoints appropriate to USB audio devices such as speakers.

The module has an internal USB pull-up resistor. This pulls the USB\_DP pin weakly high when module is ready to enumerate. It signals to the USB master that it is a full speed (12Mbit/s) USB device.



Figure 17: USB Connections

| Identifier     | Value       | Function                        |
|----------------|-------------|---------------------------------|
| R <sub>s</sub> | 27Ω Nominal | Impedance matching to USB cable |

Table 11: USB Interface Component Values

**Note:** USB\_ON is only used when the firmware need an input to detect if USB is connected and the USB function shall be enabled. In such case it is shared with the module PIO terminals. If detection is not needed (firmware already runs with USB, such as USB DFU or USB CDC), USB\_ON is not needed.



# 7. EH-MA41 Reference Design



Figure 18: Reference Design

# 8. Mechanical and PCB Footprint Characteristics



Figure 19: Recommended PCB Mounting Pattern (Unit: mm, Deviation:0.02mm)TOP View



# 9. RF Layout Guidelines

EH-MA41 has an on-board PCB antenna. PCB design to ensure enough clearance area of antenna, area length is 1.6 times of antenna length, area width is 4 times of antenna width, the bigger the better if the space allows. The specific size as shown figure below.



Figure 20: Clearance area of antenna

# 10. Soldering Recommendations

EH-MA41 is compatible with industrial standard reflow profile for Pb-free solders. The reflow profile used is dependent on the thermal mass of the entire populated PCB, heat transfer efficiency of the oven and particular type of solder paste used. Consult the datasheet of particular solder paste for profile configurations.

SMT stencil making requirements

- If Bluetooth module PIN pitch ≥ 0.25mm and other component PIN pitch ≥ 0.25mm ,so you choose SMT stencil thickness 0.15mm。
- ♦ If Bluetooth module PIN pitch ≥ 0.25mm and other component PIN pitch ≤ 0.25mm ,so you choose SMT Ladder stencil Bluetooth module thickness 0.15mm other component thickness 0.13mm .
- ♦ Solder pad open via ratio Length 1:1.2, width 1:1.



# 11. Packing



Figure 21: Packaging (Pallet)

Packaging for the pallet, one packaging quantity is 60 PCS.

### 12. Certification

EH-MA41 is compliant to following specifications.

#### 12.1. BQB

EH-MA41 Bluetooth transmit data module is Bluetooth qualified and listed as a controller subsystem and it is Bluetooth compliant to the following profiles of the core spec version v.2.1+EDR. The QDID: **D023042.** 

#### 12.2. FCC

EH-MA41 complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- (1) This device may not cause harmful interference
- (2) This device must accept any interference received, including interference that may cause undesired operation.
- (3) FCC ID: 2ACCRMA41



#### 12.3. RED

EH-MA41 is in conformity with the essential requirements and other relevant requirements of Radio Equipment Directive (RED) 2014/53/EU. The product is conformity with the following standards and/or normative documents.

- EMC (immunity only) EN 301 489-17 V.3.2.0 in accordance with EN 301 489-1 V2.2.0
- ♦ Radiated emissions EN 300 328 V2.1.1
- ♦ Safety EN60950-1:2006+A11:2009+A1:2010+A12:2011+A2:2013

#### 12.4. RoHS

EH-MA41 is in conformity with the essential requirements and other relevant requirements of the EC Council 2011/65/EU(RoHS 2.0), The applied standards: IEC 62321 Ed 1.0:2013

#### 13. Contact Information

Sales: sales@ehonglink.com

Technical support: support@ehonglink.com

Website: http://www.ehonglink.com

Tel: +86 21 64769993 Fax: +86 21 64765833

Address: Rm505,1st, No.833 South Hongmei Rd, MinHang Dis, Shanghai, China